A power efficient 1.0625–3.125 Gb/s serial transceiver in 13
发布时间:2021-07-12 17:57
A power-efficient and low-cost 1.0625–3.125 Gb/s serial transceiver is presented in this paper for Fiber Channel(FC),Peripheral Component Interconnect Express(PCIe),and RapidIO applications.To support multiple standards with a single low power and low cost design,the transceiver presented here uses a wide swing range source-series-terminated(SST)transmitter(TX),a passive receiver(RX)equalizer,a dual-loop phase locked loop(PLL)and a mixed signal clock and data recovery(CDR)unit.The proposed SST t...
【文章来源】:Science China(Information Sciences). 2014,57(06)EISCI
【文章页数】:10 页
【参考文献】:
期刊论文
[1]The driving force for development of IC and systemin future: Reducing the power consumption andimproving the ratio of performance to powerconsumption[J]. WANG YangYuan Institute of Microelectronics, Peking University, Beijing 100871, China. Science China(Information Sciences). 2011(05)
本文编号:3280384
【文章来源】:Science China(Information Sciences). 2014,57(06)EISCI
【文章页数】:10 页
【参考文献】:
期刊论文
[1]The driving force for development of IC and systemin future: Reducing the power consumption andimproving the ratio of performance to powerconsumption[J]. WANG YangYuan Institute of Microelectronics, Peking University, Beijing 100871, China. Science China(Information Sciences). 2011(05)
本文编号:3280384
本文链接:https://www.wllwen.com/kejilunwen/wltx/3280384.html